REF\_5GSAG\_18W1 #### **About this document** #### **Scope and purpose** This document is a reference design for an 18 W adapter power supply for a set-top box with the latest fifth-generation Infineon Fixed Frequency (FF) controller (ICE5GSAG) and CoolMOS™ P7 (IPN70R1K2P7S). The power supply is designed with a universal input compatible with most geographic regions, and an isolated output (+12 V/1.5 A) on a single-layer PCB. Highlights of the adapter for a set-top box are: - Up to 18 W continuous output power in a universal input voltage range design - High average efficiency and low standby power to meet the European Union's Code of Conduct (CoC) Version 5 Tier 2 single-voltage external AC-DC power supply basic-voltage requirements - Comprehensive protection feature controller in DSO-8 package and high ESD ruggedness 700 V CoolMOS™ P7 superjunction MOSFET - Auto-restart protection scheme to minimize interruption and enhance end-user experience #### Intended audience This document is intended for power supply design engineers who are designing highly efficient power adapters to meet regulatory standards. Do note that the design serves as a means for laboratory evaluation and adaption to other customized design. Thus, no relevant safety and regulatory certification has been submitted and granted for commercial purposes. ### **Table of contents** | out this document | 1 | |----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------| | ble of contentsble | 1 | | | | | | | | | | | Auto-restart protection scheme to minimize interruption to enhance end-user experience | 4 | | Reference design board | 5 | | Power supply specifications | 6 | | Circuit diagram | 7 | | Circuit description | Q | | CII CUIL UE3CI IPCIVII | | | EMI filtering and line rectification | | | EMI filtering and line rectification | 8 | | | 8<br>8 | | EMI filtering and line rectification | 8<br>8<br>8 | | EMI filtering and line rectification | 8<br>8<br>8<br>8 | | - )- }} | Auto-restart protection scheme to minimize interruption to enhance end-user experience Reference design board | ### **System introduction** | 5.4.1 | Fast self-start-up and sustaining of V <sub>cc</sub> | 9 | |-------|-----------------------------------------------------------------------|----| | 5.4.2 | CCM, DCM operation with frequency reduction | | | 5.4.3 | | | | 5.4.4 | System robustness and reliability through protection features | 9 | | 5.5 | Clamper circuit | 10 | | 5.6 | PCB design tips | 10 | | 5.7 | EMI reduction tips | 11 | | 6 P | CB layout | 12 | | | Top side | | | 6.2 | Bottom side | 12 | | 7 B | OM | 13 | | 8 Tı | ransformer specification | 14 | | 9 M | leasurement data and graphs | 15 | | 9.1 | Efficiency curve | 16 | | 9.2 | Standby power | 17 | | 9.3 | Line and load regulation (PCB end) | 18 | | 9.4 | Maximum input power | 18 | | 9.5 | Frequency reduction | 19 | | 9.6 | ESD immunity (EN61000-4-2) | 19 | | | Surge immunity (EN 61000-4-5) | | | 9.8 | Conducted emissions (EN 55022 class B) | 20 | | 9.9 | Thermal measurement | 22 | | 10 \ | Waveforms and oscilloscope plots | | | 10.1 | Start-up at full load | 24 | | 10.2 | Soft-start at full load | | | 10.3 | Drain and CS voltage at full load | 25 | | 10.4 | Frequency jittering at full load | | | 10.5 | Load transient response (dynamic load from 10 percent to 100 percent) | | | 10.6 | Output ripple voltage at full load | | | 10.7 | Output ripple voltage at ABM (10 mA load) | | | 10.8 | Entering ABM | | | 10.9 | During ABM | | | 10.10 | | | | 10.11 | / 0 1 | | | 10.12 | • | | | 10.13 | · | | | 10.14 | | | | | Appendix A: Transformer design and spreadsheet [4] | | | | Appendix B: WE transformer specification | | | 13 I | References | 40 | | Dovic | rian history | 41 | **System introduction** ## 1 System introduction The standard requirements for external power supply efficiency and standby power set by regulatory bodies are becoming tougher to meet. Some stricter countries implement these standards to be mandatory, while elsewhere they are voluntary. Therefore, power supply designers needs to quickly adapt to ensure that their designs are in compliance with these standards. To support this trend, Infineon has introduced the fifthgeneration FF controller to address the need for highly efficient and low standby power adapter power supplies in a cost-effective manner. The adapter power supply is needed to power various modules and processors, which typically operate from a stable DC voltage source. The Infineon FF controller (ICE5GSAG) with the CoolMOS™ P7 (IPN70R1K2P7S) forms the heart of the power supply system, providing necessary protection and AC-DC conversion from the mains to single regulated DC voltage to power various blocks. Figure 1 Simplified set-top box system block diagram example Table 1 lists the system requirements for an adapter power supply for a set-top box, and the corresponding Infineon solution is shown in the right-hand column. Table 1 System requirements and Infineon solutions | | System requirement for adapter power supply | Infineon solution – ICE5GSAG and IPN70R1K2P7S | |---|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------| | 1 | High average efficiency and low standby power to meet CoC Tier 2 requirements | New FF control and Active Burst Mode (ABM) with extremely low-loss CoolMOS™ | | 2 | Robust system and protection features | Comprehensive protection feature controller in DSO-8 package and high ESD ruggedness 700 V CoolMOS™ P7 | | 3 | Auto-restart protection scheme to minimize interruption and enhance end-user experience | All protections are in auto-restart | **System introduction** # 1.1 High average efficiency and low standby power to meet CoC Tier 2 requirement There are currently two common standards regulating the efficiency of External Power Supplies (EPS), namely United States Department of Energy (DoE) Level VI and EU European Code of Conduct (CoC) Version 5 Tier 2. They are largely similar in terms of regulating efficiency at various load conditions as well as no-load standby power. However, EU CoC Tier 2 has a more stringent specification as well as an additional loading condition to be considered. At the point of writing, only DoE Level VI has been made mandatory for all EPS imported into the United States since February 2016. In this 18 W reference design with an output of 12 V and 1.5 A, using the efficiency formula outlined in the EU CoC Tier 2 specification, the EPS need to achieve an average efficiency of 85.45 percent and an efficiency of 75.46 percent at 10 percent load condition measured at rated voltage. In addition, a no-load power draw of not more than 75 mW is required. In comparison with DoE Level VI, the EPS need to achieve an average efficiency of 85 percent and a no-load power draw of not more than 100 mW. As such, the content of the following document will simply focus on stringent standards relating to the above two cases. During typical set-top box operation, the power requirement fluctuates according to various use cases. Therefore, the efficiency should be optimized throughout the load range. To achieve the average efficiency requirement, the controller should be able to adapt and adjust its switching operation according to the output load. During standby state, the set-top box only consumes very minimal power. It is crucial that the adapter power supply operates as efficiently as possible, because it will be in this particular state for most of the day. In this reference design, ICE5GSAG was primarily chosen due to its frequency-reduction switching scheme and ABM. Compared with a traditional FF flyback, the controller reduces its switching frequency from medium to light load, thereby minimizing switching losses. Further reduction in load will trigger the controller to operate in ABM for a more efficient operation. Therefore, an average efficiency of more than 86 percent is achievable under nominal line input conditions. ICE5GSAG supports CCM operation enhanced with slope compensation for stable operation. The system is designed to operate at CCM during heavy load and low input voltage to improve efficiency by reducing the conduction losses through reduction of RMS currents. In addition to the frequency-reduction scheme, ABM and CCM operation, the low switching losses introduced by the latest 700 V CoolMOS™ P7 (IPN70R1K2P7S) and its small-package SOT-223 enables the adapter power supply to meet the highest efficiency standards and support the high power density. ### 1.2 Robust system and protection features Comprehensive protection features are integrated into the FF controller ICE5GSAG such as input Line Over Voltage Protection (LOVP), $V_{cc}$ Over Voltage (OV), $V_{cc}$ Under Voltage (UV), over-load/open-loop, over-temperature and Current Sense (CS) short-to-GND. It also has limited charging current for $V_{cc}$ short-to-GND. The 700 V CoolMOS™ P7 (IPN70R1K2P7S) has an integrated ESD protection diode for high ESD ruggedness and robust system requirements. # 1.3 Auto-restart protection scheme to minimize interruption and enhance end-user experience For an adapter power supply, it would be annoying to both the end user and the manufacturer if the system were to halt and latch after protection. To minimize interruption, the controller implements auto-restart mode for all protections. Reference design board # 2 Reference design board This document provides complete design details including specifications, schematics, Bill of Materials (BOM), PCB layout, and transformer design and construction information. Performance results pertaining to line/load regulation, efficiency, transient load, thermal conditions, conducted EMI scans and so on are also included. Figure 2 REF\_5GSAG\_18W1 Power supply specifications # **3** Power supply specifications The table below represents the minimum acceptance performance of the design at 25°C ambient temperature. Actual performance is listed in the measurements section. Table 2 Specifications of REF\_5GSAG\_18W1 | Description | Symbol | Min. | Туре | Max. | Units | Comments | |---------------------------------------------|-----------------------|------|--------------|------|-------|------------------------------| | Input | | | | | | | | Voltage | V <sub>IN</sub> | 90 | _ | 265 | V AC | 2 wires (no P.E.) | | Frequency | f <sub>LINE</sub> | 47 | 50/60 | 64 | Hz | | | No-load input power | P <sub>stby_NL</sub> | _ | - | 40 | mW | 230 V AC | | In-rush current | I <sub>Inrush</sub> | _ | _ | 60 | Α | 230 V AC | | Leakage current | I <sub>leak</sub> | _ | - | 0.25 | mA | | | Output | | | | | | | | Output voltage | V <sub>OUT</sub> | _ | 12 | - | V | ± 2 percent (PCB end) | | Output current | I <sub>OUT</sub> | _ | - | 1.5 | Α | | | Output power | P <sub>OUT_Nom</sub> | _ | - | 18 | W | | | Output voltage ripple | V <sub>RIPPLE</sub> | _ | _ | 100 | mV | 20 MHz bandwidth | | Output over-current protection | I <sub>OCP</sub> | 1.8 | _ | 2.7 | Α | | | Start-up time | t <sub>start_up</sub> | _ | _ | 250 | ms | | | Hold-up time | t <sub>hold_up</sub> | 15 | _ | - | ms | 115 V AC/230 V AC | | Efficiency (cable end) | | | | | | | | Maximum load | η | 86 | _ | - | % | 115 V AC/230 V AC | | Average efficiency (25 percent, 50 percent, | $\eta_{avg}$ | 86 | _ | - | % | 115 V AC/230 V AC | | 75 percent, 100 percent) | $\eta_{10\%}$ | 80 | _ | - | % | 115 V AC/230 V AC | | 10 percent load efficiency | | | | | | | | Environmental | | | | | | | | Conducted EMI | | | 10 | | dB | Margin, CISPR 22 class B | | ESD | | | | | | EN 61000-4-2 | | Contact discharge | | | ±8 | | kV | | | Air discharge | | | ±15 | | kV | | | Surge immunity | | | | | | EN 61000-4-5 | | Differential Mode (DM) | | | ±1 | | kV | | | Common Mode (CM) | | | ±4 | | kV | | | Form factor (PCB assembly) | | 6 | 66 x 33 x 21 | | mm³ | L x W x H (single-layer PCB) | Note: $1.5 \text{ m long } 0.5 \text{ mm}^2 \text{ x 2C wire adapter cable is used.}$ **Circuit diagram** # 4 Circuit diagram Figure 3 Schematic of REF\_5GSAG\_18W1 **Circuit description** # 5 Circuit description In this section, the design circuit for the SMPS unit will be briefly described by the different functional blocks. For details of the design procedure and component selection for the flyback circuitry please refer to the IC design guide [3] and calculation tool [4]. ## 5.1 EMI filtering and line rectification The input of the power supply unit is taken from the AC power grid, which is in the range of 90 V AC $\sim$ 265 V AC. The fuse F1 is directly connected to the input line to protect the system in case of excess current entering the system circuit due to any fault. Following is the varistor VAR1, which is connected across the input to absorb excessive energy during line surge transient. Resistor NTC1 not only reduces the in-rush current during start-up, but it also helps reduce the voltage increase on the bulk capacitors C1 and C2 during line surge transients. The bridge rectifier BR1 rectifies the AC input into DC voltage, filtered by the bulk capacitors C1 and C2. Inductor L1 and capacitors C1 and C2 form a $\pi$ filter to attenuate EMI noise. ### 5.2 Flyback converter power stage The flyback converter power stage consists of transformer T1, a primary HV MOSFET Q1, secondary rectification diode D4, secondary output capacitors C10 and C12, and output filter inductor L2. When the primary HV MOSFET turns on, energy is stored in the transformer. When it turns off, the stored energy is discharged to the output capacitors and into the output load. Secondary winding is sandwiched between two layers of primary winding to reduce leakage inductance. This improves efficiency and reduces voltage spikes. An addition of shield winding between the first layer of primary winding and secondary winding helps reduce EMI noise. For the output rectification, lower forward voltage and ultra-fast recovery diodes can improve efficiency. Capacitor C10 stores the energy needed during output load jumps. LC filter L2/C12 and output CMC L3 reduce the HF ripple voltage. # 5.3 Control of flyback converter through fifth-generation FF controller ICE5GSAG # 5.3.1 Current Sensing (CS) The ICE5GSAG is a CM controller. The primary peak current is controlled cycle-by-cycle through the CS resistors R3A and R3B in the CS pin (pin 4). Transformer saturation can be avoided through Peak Current Limitation (PCL), meaning the system is more protected and reliable. # 5.3.2 Feedback (FB) and compensation network V<sub>OUT</sub> is sensed by resistor dividers R15, R16 and R17, connected to the input of error amplifier TL431 (IC3). A type 2 compensation network (C14, C15 and R14) is connected to the input and output of IC3. The output of IC3 is coupled to the FB pin via optocoupler IC2. The FB pin of ICE5GSAG is a multi-function pin which is used to select the entry/exit burst power level through a resistor at the FB pin (R4) and also the burst-on/burst-off sense input during ABM. **Circuit description** ### 5.4 Unique features of the fifth-generation FF controller ICE5GSAG ### 5.4.1 Fast self-start-up and sustaining of V<sub>cc</sub> The IC uses a cascode structure to fast-charge the $V_{CC}$ capacitor. Pull-up resistors R5A, R5B and R5C connected to the gate pin (pin 6) are used to initiate the start-up phase. At first, 0.2 mA is used to charge the $V_{CC}$ capacitor from 0 V to 1.1 V. This is a protection which reduces the power dissipation of the power MOSFET during $V_{CC}$ short-to-GND condition. Thereafter, a much higher charging current of 3.2 mA will charge the $V_{CC}$ capacitor until the $V_{CC\_ON}$ is reached. Start-up time of less than 250 ms is achievable with a $V_{CC}$ capacitor of 22 $\mu$ F. After start-up, the IC $V_{CC}$ supply is sustained by the auxiliary winding of transformer TR1, which needs to support the $V_{CC}$ to be above Under Voltage Lockout (UVLO) voltage (10 V typ.) through the rectifier circuit R9, D3 and C8. ### 5.4.2 CCM, DCM operation with frequency reduction ICE5GSAG can be operated in either Discontinuous Conduction Mode (DCM) or Continuous Conduction Mode (CCM) with frequency-reduction features. This reference board is designed to operate in CCM at low input voltage. When the system is operating at high output load, the controller will switch at 125 kHz fixed frequency. In order to achieve a better efficiency between light load and medium load, frequency reduction is implemented as a function of $V_{FB}$ , as shown in Figure 4. Switching frequency will not reduce further once the minimum switching frequency of 53 kHz is reached. Figure 4 Frequency-reduction curve ## 5.4.3 Frequency jittering with modulated gate drive The ICE5GSAG has a frequency jittering feature with modulated gate drive to reduce the EMI noise. The jitter frequency is internally set at 125 kHz (±5 kHz), and the jitter period is 4 ms. # 5.4.4 System robustness and reliability through protection features Protection is one of the major factors in determining whether the system is safe and robust – therefore sufficient protection is necessary. ICE5GSAG provides comprehensive protection to ensure the system is operating safely. This includes $V_{\text{IN}}$ LOVP, $V_{\text{CC}}$ OV and UV, over-load, over-temperature, CS short-to-GND and $V_{\text{CC}}$ short-to-GND. When those faults are found, the system will enter protection mode. Once the fault is removed, #### **Circuit description** the system resumes normal operation. A list of protections and the failure conditions is shown in the table below. Table 3 **Protection functions of ICE5GSAG** | Protection function | Failure condition | Protection mode | |------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-------------------------| | V <sub>cc</sub> OV | V <sub>VCC</sub> greater than 25.5 V | Odd-skip auto-restart | | V <sub>cc</sub> UV | V <sub>VCC</sub> less than 10 V | Auto-restart | | V <sub>IN</sub> LOVP | V <sub>VIN</sub> greater than 2.85 V | Non-switch auto-restart | | Over-load | V <sub>FB</sub> greater than 2.75 V and lasts for 54 ms | Odd-skip auto-restart | | Over-temperature | T」greater than 140°C | Non-switch auto-restart | | CS short-to-GND | $V_{cs}$ less than 0.1 V, lasts for 0.4 $\mu s$ and three consecutive pulses | Odd-skip auto-restart | | V <sub>cc</sub> short-to-GND | $V_{VCC}$ less than 1.1 V, $I_{VCC\_Charge1} \approx -0.2$ mA | Cannot start up | | $(V_{VCC} = 0 \text{ V, start-up} = 50 \text{ M}\Omega \text{ and } V_{DRAIN} = 90 \text{ V})$ | IIIA | | #### 5.5 Clamper circuit A clamper network consisting of D1, C3, R7A, R7B and R8 is used to reduce the switching voltage spikes across the MOSFET Q1, which are generated by the leakage inductance of the transformer T1. This is a dissipative circuit; therefore, R7A, R7B and C3 need to be fine-tuned depending on the voltage derating factor and efficiency requirement. #### **PCB** design tips 5.6 For a good PCB design layout, there are several points to note. • The switching power loop needs to be as small as possible (see Figure 5). There are two power loops in the reference design; one on the primary side and one on the secondary side. The primary-side loop starts from the bulk capacitor (C2) positive terminal, and goes to the primary transformer winding (pin 1 and pin 3 of T1), MOSFET, controller, CS resistors and back to the C2 negative terminal. The secondary-side loop starts at the secondary transformer winding (pin 14 of T1), and goes to output diode D4, output capacitor C10 and back to pin 10 of T1. **PCB** layout tips Figure 5 #### **Circuit description** - Star-ground connection should be used to reduce HF noise coupling that can affect the functional operation. The ground of the small-signal components, e.g. R2, R4, C4, C5, C6 and C7, and the emitter of the optocoupler (pin 3 of IC2) should connect directly to the IC ground (pin 8 of IC1). - Separating the HV components and LV components, e.g. clamper circuit (D1, C3, R7A, R7B and R8) at the top part of the PCB, and the other LV components at the lower part of the PCB, can reduce the spark-over chance of the high energy surge during ESD or a lightning surge test. - Pour the PCB copper over the drain pin of the MOSFET across as wide an area as possible to act as a heatsink. ### 5.7 EMI reduction tips EMI compliance is always a challenge for the power supply designer. There are several critical points to consider in order to achieve a satisfactory EMI performance. - A proper transformer design can significantly reduce EMI. Low leakage inductance can incur a low switching spike and HF noise. Interlaced winding technique is the most common practice to reduce leakage inductance. Winding shield, core shield and whole transformer shield are also some of the techniques used to reduce EMI. - An input CMC and X-capacitor greatly reduces EMI but it is costly and impractical, especially for low-power applications. There is no input CMC and X-capacitor used in this reference design; therefore, standby power is improved by eliminating the use of an X-capacitor discharge resistor. - A short-switching power-loop design in the PCB (as described in section 5.6) can reduce radiated EMI due to the antenna effect. - The Y-capacitor CY1 dampens the HF noise generated between the primary and secondary, reducing the EMI noise. - The secondary diode snubber circuit (R11 and C9) can reduce HF noise. - Ferrite beads can reduce HF noise especially at critical nodes such as the drain pin, clamper diode and secondary diode terminals. There is no ferrite bead used in this design, as this can reduce the efficiency due to additional losses especially on the MOSFET and the secondary diode. - The addition of output CMC (L3) is also effective where long cable wires are used to connect the output of the power supply to the load. **PCB** layout # 6 PCB layout ## 6.1 Top side Figure 6 Top-side component legend ### 6.2 Bottom side Figure 7 Bottom-side copper and component legend **BOM** #### **BOM** 7 #### Table 4 **BOM** | No. | Designator | Description | Part number | Manufacturer | Quantity | |-----|-----------------------|-----------------------------------------------------|--------------------|-------------------|----------| | 1 | BR1 | 600 V/0.8 A | LMB6S-TP | | 1 | | 2 | C1, C2 | 22 μF/400 V | 400AX22MEFC12.5X16 | Rubycon | 2 | | 3 | C3 | 220 pF/630 V/1206 | | | 1 | | 4 | C1A, C4, C5, C11, C13 | Not mounted | | | | | 5 | C6, C14 | 1 nF/50 V/0603 | | | 2 | | 6 | C7, C15 | 100 nF/50 V/0603 | | | 1 | | 7 | C8 | 22 μF/50 V | 50PX22MEFC5X11 | Rubycon | 1 | | 8 | C9 | 100 pF/200 V/0805 | | | 1 | | 9 | C10 | 1000 μF/16 V | 16ZLH1000MEFC10X16 | Rubycon | 1 | | 10 | C12 | 470 μF/16 V | 16ZLH470MEFC8X11.5 | Rubycon | 1 | | 11 | CY1 | 2200 pF/250 V/X1/Y1 | DE1E3KX222MA4BN01F | Murata | 1 | | 12 | D1 | 1 A/800 V | US1K-13-F | | 1 | | 13 | D2 | 200 mA/30 V | BAT54 | | 1 | | 14 | D3 | 0.2 A/200 V | 1N485B | | 1 | | 15 | D4 | 20 A/150 V | MBR20H150CTG | Onsemi | 1 | | 16 | F1 | 1.6 A/300 V | 36911600000 | Littlefuse | 1 | | 17 | IC1 | FF flyback controller | ICE5GSAG | Infineon | 1 | | 18 | IC2 | Optocoupler | SFH617A-3 | | 1 | | 19 | IC3 | 2.5 V <sub>ref</sub> | TL431AQDBZR | | 1 | | 20 | JP1 | 13 mm | Jumper | | 1 | | 21 | L1 | 470 μH/430 mA | 744772471 | Wurth Electronics | 1 | | 22 | L2 | 2.2 μH/4.3 A | 7447462022 | Wurth Electronics | 1 | | 23 | L3 | 400 μH/4.5 A | 7448014501 | Wurth Electronics | 1 | | 24 | NTC1 | Thermistor, ICL NTC, 2.5 Ω | B57236S0259M000 | Epcos | 1 | | 25 | Q1 | 1.2 Ω/700 V | IPN70R1K2P7S | Infineon | 1 | | 26 | R1A, R1B, R1C, R4 | Not mounted | | | | | 27 | R2 | 0 Ω/0603 | | | 1 | | 28 | R3A, R3B | 2 Ω/0.25 W/1 percent/1206 | | | 2 | | 29 | R5A, R5B, R5C | 15 MΩ/0.25 W/5 percent/1206 | RC1206JR-0715ML | Yageo | 3 | | 30 | R6 | 51 Ω/0.1 W/5 percent/0603 | | | 1 | | 31 | R7A, R7B | 100 kΩ/0.25 W/5 percent/1206 | | | 2 | | 32 | R8 | 0 Ω/1206 | | | 1 | | 33 | R9, R10 | 4.7 Ω/0.1 W/5 percent/0603 | | | 2 | | 34 | R11 | 3 Ω/0.25 W/5 percent/1206 | | | 1 | | 35 | R12 | 1.2 kΩ/0.1 W/5 percent/0603 | | | 1 | | 36 | R13 | 820 Ω/0.1 W/5 percent/0603 | | | 1 | | 37 | R14 | 4.3 kΩ/0.1 W/5 percent/0603 | | | 1 | | 38 | R15 | 47 kΩ/0.1 W/1 percent/0603 | | | 1 | | 39 | R16 | 13 kΩ/0.1 W/1 percent/0603 | | | 1 | | 40 | R17 | 200 kΩ/0.1 W/1 percent/0603 | | | 1 | | 41 | T1 | 700 μH/EE20 | 7508111334 | Wurth Electronics | 1 | | 42 | VAR1 | Varistor, 0.3 W/320 V | ERZE07A511 | Panasonic | 1 | | 43 | ZD1 | 22 V/800 mW | BZD27C22P-E3-08 | Vishay | 1 | | 44 | РСВ | 66 mm x 33 mm (L x W),<br>single layer, 1 oz., FR-4 | | | 1 | **Transformer specification** # **8** Transformer specification Refer to Appendix A for transformer design and Appendix B for WE transformer specification. Wurth Electronics core part number: 150-1945 (EE20/10/6) Wurth Electronics bobbin: 070-5643 (14-pin EXT, THT, horizontal version) Primary inductance: $L_p = 700 \mu H$ (±10 percent), measured between pin 1 and pin 3 Manufacturer and part number: Wurth Electronics Midcom (7508111334) Figure 8 Transformer structure Measurement data and graphs # 9 Measurement data and graphs #### Table 5 Electrical measurements | i able 5 | Liceii | catine | Jui Ciii | | | | | | | | | | | | | | | | | | | | | | |--------------------|------------------------------------------|--------|----------|-------------------|--------------------------|-------|------------------|--------|-------------|---------|-----------------|------------------------|-------------------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--|--| | Input<br>(V AC/Hz) | P <sub>IN</sub> I <sub>OUT</sub> (W) (A) | | | υτ<br><b>(V</b> ) | V <sub>RRP</sub><br>(mV) | | оит<br><b>N)</b> | | iency<br>%) | | rage<br>ncy (%) | OLP<br>P <sub>IN</sub> | OLP<br>I <sub>OUT</sub> | | | | | | | | | | | | | | . , | | PCB | Cable | PCB | PCB | Cable | PCB | Cable | PCB | Cable | (W) | (A) | | | | | | | | | | | | | | 0.034 | 0.000 | 12.164 | 12.164 | 66.04 | | | | | | | | | | | | | | | | | | | | | | 2.110 | 0.150 | 12.157 | 12.136 | 10.93 | 1.82 | 1.82 | 86.43% | 86.28% | | | | | | | | | | | | | | | | | 90 V AC/ | 5.172 | 0.375 | 12.148 | 12.093 | 10.40 | 4.56 | 4.53 | 88.07% | 87.67% | | | 20.40 | 2.00 | | | | | | | | | | | | | 60 Hz | 10.266 | 0.751 | 12.131 | 12.021 | 14.00 | 9.11 | 9.02 | 88.70% | 87.89% | 00.000/ | 07.000/ | 28.40 | 2.00 | | | | | | | | | | | | | | 15.490 | 1.126 | 12.112 | 11.948 | 17.56 | 13.63 | 13.45 | 88.02% | 86.82% | 88.06% | 87.06% | | | | | | | | | | | | | | | | 20.767 | 1.502 | 12.092 | 11.873 | 26.04 | 18.16 | 17.83 | 87.45% | 85.86% | | | | | | | | | | | | | | | | | | 0.034 | 0.000 | 12.163 | 12.163 | 65.16 | | | | | | | | | | | | | | | | | | | | | | 2.127 | 0.150 | 12.157 | 12.136 | 10.00 | 1.82 | 1.82 | 85.75% | 85.60% | | | | | | | | | | | | | | | | | 115 V AC/ | 5.151 | 0.375 | 12.148 | 12.093 | 10.80 | 4.56 | 4.53 | 88.44% | 88.04% | 1 | | | | | 30.34 | | | | | | | | | | | 60 Hz | 10.319 | 0.751 | 12.131 | 12.022 | 12.22 | 9.11 | 9.02 | 88.24% | 87.45% | | 87.24% | 30.34 | 2.17 | | | | | | | | | | | | | | 15.458 | 1.126 | 12.113 | 11.949 | 15.69 | 13.63 | 13.45 | 88.20% | 87.01% | 88.24% | 81.24% | | | | | | | | | | | | | | | | 20.621 | 1.502 | 12.093 | 11.875 | 18.13 | 18.16 | 17.83 | 88.07% | 86.48% | | | | | | | | | | | | | | | | | | 0.038 | 0.000 | 12.162 | 12.163 | 70.67 | | | | | | | | | | | | | | | | | | | | | | 2.221 | 0.150 | 12.158 | 12.136 | 76.00 | 1.82 | 1.82 | 82.10% | 81.95% | | | | | | | | | | | | | | | | | 230 V AC/ | 5.246 | 0.375 | 12.148 | 12.093 | 10.40 | 4.56 | 4.53 | 86.84% | 86.45% | 5 | | 24.40 | 2.47 | | | | | | | | | | | | | 50Hz | 10.381 | 0.751 | 12.131 | 12.022 | 13.38 | 9.11 | 9.02 | 87.71% | 86.92% | 07 570/ | 86.57% | 34.40 | 2.47 | | | | | | | | | | | | | | 15.509 | 1.126 | 12.114 | 11.950 | 14.31 | 13.64 | 13.45 | 87.92% | 86.73% | 81.51% | 87.57% | 81.51% | 81.51% | 81.51% | 81.51% | 01.31% | 61.51% | 81.31% | 61.51% | 61.51% | 01.51% | 80.51% | | | | | 20.693 | 1.502 | 12.096 | 11.876 | 18.13 | 18.17 | 17.84 | 87.79% | 86.19% | | | | | | | | | | | | | | | | | | 0.041 | 0.000 | 12.164 | 12.164 | 71.91 | | | | | | | | | | | | | | | | | | | | | | 2.260 | 0.150 | 12.157 | 12.135 | 76.93 | 1.82 | 1.82 | 80.69% | 80.55% | | | | | | | | | | | | | | | | | 265 V AC/ | 5.351 | 0.375 | 12.146 | 12.093 | 10.84 | 4.55 | 4.53 | 85.12% | 84.74% | | | 35.50 | 2.54 | | | | | | | | | | | | | 50 Hz | 10.436 | 0.751 | 12.130 | 12.021 | 12.76 | 9.10 | 9.02 | 87.25% | 86.46% | 87.06% | 86.08% | 33.30 | 2.54 | | | | | | | | | | | | | | 15.498 | 1.126 | 12.113 | 11.950 | 14.58 | 13.63 | 13.45 | 87.98% | 86.79% | 01.00% | 00.00% | | | | | | | | | | | | | | | | 20.665 | 1.502 | 12.095 | 11.878 | 18.89 | 18.16 | 17.84 | 87.90% | 86.32% | | | | | | | | | | | | | | | | Note: Cable end testing done with 1.5 m long 0.5 mm 2x 2C wire. 100 percent load condition: 12 V/1.5 A 75 percent load condition: 12 V/1.125 A 50 percent load condition: 12 V/0.75 A 25 percent load condition: 12 V/0.375 A 10 percent load condition: 12 V/0.15 A Measurement data and graphs ### 9.1 Efficiency curve Figure 9 Efficiency vs output load (115 V AC and 230 V AC) Figure 10 Efficiency vs output load (90 V AC and 265 V AC) ### Measurement data and graphs Figure 11 Efficiency vs AC-line input voltage ### 9.2 Standby power Figure 12 Standby power at no load vs AC-line input voltage (measured by Yokogawa WT210 power meter – integration mode) Measurement data and graphs ## 9.3 Line and load regulation (PCB end) Figure 13 Output regulation vs load at different AC-line input voltage # 9.4 Maximum input power Figure 14 Maximum input power and output current (before over-load protection) vs AC-line input voltage Measurement data and graphs ## 9.5 Frequency reduction Figure 15 Frequency reduction curve vs output load ## 9.6 ESD immunity (EN 61000-4-2) The reference board was subjected to a $\pm 8$ kV contact discharge and $\pm 15$ kV air discharge ESD test according to EN 61000-4-2. It was tested at full load (18 W) using resistive load (8 $\Omega$ ) on the cable end at an input voltage of 115 V AC and 230 V AC. A test failure was defined as non-recoverable and/or system auto-restart. ±8 kV contact discharge: Pass± 15 kV air discharge: Pass Table 6 System ESD test result | D | ESD | 11 | Number | T | | |-----------------------|---------|--------|----------------------|-----|-------------| | Description | test | Level | +12 V <sub>оит</sub> | GND | Test result | | | Contact | +8 kV | 10 | 10 | Pass | | 115 V AC, 18 W | Contact | -8 kV | 10 | 10 | Pass | | $(8 \Omega R_{LOAD})$ | ۸: ۳ | +15 kV | 10 | 10 | Pass | | | Air | -15 kV | 10 | 10 | Pass | | | Contact | +8 kV | 10 | 10 | Pass | | 230 V AC, 18 W | Contact | -8 kV | 10 | 10 | Pass | | $(8 \Omega R_{LOAD})$ | Air | +15 kV | 10 | 10 | Pass | | | AII | -15 kV | 10 | 10 | Pass | Measurement data and graphs #### **Surge immunity (EN 61000-4-5)** 9.7 The reference board was subjected to a surge immunity test (±1 kV DM and ±4 kV CM) according to EN 61000-4-5. It was tested at full load (18 W) using resistive load (8 $\Omega$ ) on the cable end at an input voltage of 230 V AC. Output GND was connected to P.E. (protective earth) during testing. A test failure was defined as a nonrecoverable and/or system auto-restart. ±1 kV DM: Pass ±4 kV CM: Pass System surge immunity test result Table 7 | D | <b>T</b> 4 | | 11 | | | Number of strikes | | | | |-----------------------|------------|-------|---------------------|----|-----|-------------------|------|-------------|--| | Description | Test | _ L | evel | 0° | 90° | 180° | 270° | Test result | | | | DM | +1 kV | L → N | 3 | 3 | 3 | 3 | Pass | | | | DM | -1 kV | L → N | 3 | 3 | 3 | 3 | Pass | | | 230 V AC, 18 W | | +4 kV | L → GND | 3 | 3 | 3 | 3 | Pass | | | $(8 \Omega R_{LOAD})$ | СМ | +4 kV | N → GND | 3 | 3 | 3 | 3 | Pass | | | | | -4 kV | L → GND | 3 | 3 | 3 | 3 | Pass | | | | | -4 kV | $N \rightarrow GND$ | 3 | 3 | 3 | 3 | Pass | | #### 9.8 Conducted emissions (EN 55022 class B) The conducted EMI was measured by Schaffner (SMR4503) and followed the test standard of EN 55022 (CISPR 22) class B. The reference board was tested at full load (18 W) using resistive load (8 $\Omega$ ) on the cable end at an input voltage of 115 V AC and 230 V AC. - 115 V AC: Pass with greater than 10 dB margin - 230 V AC: Pass with greater than 10 dB margin Measurement data and graphs Figure 16 Conducted emissions (line) at 115 V AC and full load Figure 17 Conducted emissions (neutral) at 115 V AC and full load Figure 18 Conducted emissions (line) at 230 V AC and full load ### Measurement data and graphs Figure 19 Conducted emissions (neutral) at 230 V AC and full load ### 9.9 Thermal measurement Thermal measurement was done using an infrared thermography camera (FLIR-T62101) at an ambient temperature of 25°C taken after one hour running at full load. The temperature of the components was taken in an open-frame set-up. A thermal measurement on a plastic case enclosure (75 x 43 x 27 mm) with the unit placed inside was below 65°C and was also done for reference only (see Figure 22). Table 8 Thermal measurement on components (open frame) | No. | Components | Temperature at 90 V AC (°C) | Temperature at 265 V AC (°C) | |-----|--------------------|-----------------------------|------------------------------| | 1 | D4 (+12 V diode) | 77.1 | 77.4 | | 2 | T1 (Transformer) | 61.5 | 69.8 | | 3 | NTC1 (Thermistor) | 57.1 | 43.0 | | 4 | Q1 (IPN70R1K2P7S) | 71.6 | 86.4 | | 5 | IC1 (ICE5GSAG) | 56.7 | 59.4 | | 6 | BR1 (Diode bridge) | 58.7 | 41.4 | Measurement data and graphs Top layer (left) and bottom layer (right) thermal image at 90 V AC input voltage Figure 20 Top layer (left) and bottom layer (right) thermal image at 265 V AC input voltage Figure 21 Plastic case thermal image at 90 V AC (left) and 265 V AC (right) input voltage Figure 22 Waveforms and oscilloscope plots # 10 Waveforms and oscilloscope plots All waveforms and scope plots were recorded with a Teledyne LeCroy HDO4034 oscilloscope. ### 10.1 Start-up at full load Figure 23 Start-up ### 10.2 Soft-start at full load Figure 24 Soft-start Waveforms and oscilloscope plots ## 10.3 Drain and CS voltage at full load Figure 25 Drain and CS voltage ## 10.4 Frequency jittering at full load Figure 26 Frequency jittering Waveforms and oscilloscope plots #### Load transient response (dynamic load from 10 percent to 100 percent) 10.5 Figure 27 Load transient response with +12 V output load change from 10 percent to 100 percent at 0.4 A/ $\mu$ s slew rate, 100 Hz. Probe terminals are connected on the PCB end and decoupled with a 1 $\mu$ F electrolytic and 0.1 $\mu$ F ceramic capacitor. Oscilloscope is bandwidth filter limited to 20 MHz. #### 10.6 Output ripple voltage at full load Output ripple voltage at full load. Probe terminals are connected on the PCB end and Figure 28 decoupled with a 1 $\mu$ F electrolytic and 0.1 $\mu$ F ceramic capacitor. Oscilloscope is bandwidth filter limited to 20 MHz. Waveforms and oscilloscope plots #### 10.7 Output ripple voltage at ABM (10 mA load) Figure 29 Output ripple voltage at 10 mA load. Probe terminals are connected on the PCB end and decoupled with a 1 $\mu$ F electrolytic and 0.1 $\mu$ F ceramic capacitor. Oscilloscope is bandwidth filter limited to 20 MHz. #### **Entering ABM** 10.8 Figure 30 Entering ABM. Output at full load to 10 mA load. Waveforms and oscilloscope plots #### 10.9 **During ABM** Figure 31 During ABM. Output at 10 mA load. #### **Leaving ABM** 10.10 Figure 32 Leaving ABM. Output at 10 mA load to full load. Waveforms and oscilloscope plots #### 10.11 **Vcc OV/UV protection** V<sub>cc</sub> OV/UV protection Figure 33 #### **Over-load protection** 10.12 Figure 34 Over-load protection. Load increased from full load to 2.5 A load to trigger protection. Waveforms and oscilloscope plots ## 10.13 Hold-up time Figure 35 Hold-up time at full load ### 10.14 In-rush current Figure 36 In-rush current at 230 V AC cold start-up with 25°C ambient temperature Appendix A: Transformer design and spreadsheet [4] # 11 Appendix A: Transformer design and spreadsheet [4] ### Calculation tool for FF flyback converter using fifth-generation CoolSET™ (version 1.0) | Project: | 90 ~ 265 V AC 18 W isolated flyback | |--------------|-------------------------------------| | Application: | Adapter for set-top box | | CoolSET™: | ICE5GSAG | | Date: | 24 July 2018 | | Revision: | V 1.0 | #### Notes: Enter design variables in yellow-colored cells Read design results in green-colored cells Equation numbers are according to the Design Guide. Select component values based on standard values available. Voltage/current rating does not include design margin, voltage spikes and transient currents. | | Description | Eq# | Parameter | Unit | Value | |----------------|-----------------------------------------------|--------|-------------------------|------|-------| | ıt, outpı | ut, CoolSET™ specs | | | | | | ine inpu | ıt | | | | | | nput | Minimum AC input voltage | | V <sub>ACMin</sub> | [V] | 90 | | nput | Maximum AC input voltage | | V <sub>ACMax</sub> | [V] | 265 | | nput | Line frequency | | f <sub>AC</sub> | [Hz] | 60 | | nput | Bus capacitor DC ripple voltage | | V <sub>DCRipple</sub> | [V] | 27 | | nput | Output current 1 | | I <sub>Out1</sub> | [A] | 1.50 | | nput | Output voltage 1 | | V <sub>Out1</sub> | [V] | 12 | | nput | Forward voltage of output diode 1 | | V <sub>FOut1</sub> | [A] | 0.4 | | | Output ripple voltage 1 | | | [V] | 0.4 | | nput<br>Result | 1 11 0 | F= 001 | V <sub>OutRipple1</sub> | | 18 | | tesuit | Output power 1 | Eq 001 | P <sub>Out1</sub> | [W] | 10 | | luxiliary | , | | | | | | nput | V <sub>CC</sub> voltage | | V <sub>Vcc</sub> | [V] | 13 | | | Forward voltage of V <sub>CC</sub> diode (D2) | | V <sub>F Vcc</sub> | [V] | 0.6 | #### Power | Input | Efficiency | | η | | 0.88 | |--------|-----------------------------------------------|--------|---------------------|-----|-------| | Result | Nominal output power | Eq 003 | PoutNom | [W] | 18.00 | | Input | Maximum output power for over-load protection | | P <sub>OutMax</sub> | [W] | 18 | | Result | Maximum input power for over-load protection | Eq 006 | P <sub>InMax</sub> | [W] | 20.45 | | Input | Minimum output power | | PoutMin | [W] | 2 | #### Controller/CoolSET™ | | Controller/ CoolSET™ | | | ICE5GSAG | |-------|------------------------------------|-------------------|------|----------| | Input | Switching frequency | fs | [Hz] | 125000 | | Input | Targeted max. drain-source voltage | $V_{DSMax}$ | [V] | 700 | | Input | Max. ambient temperature | T <sub>amax</sub> | [°C] | 40 | #### Diode bridge and input capacitor #### Diode bridge | Diouc bila | blode bridge | | | | | | | |------------|------------------------------------|--------|----------------------|-----|--------|--|--| | Input | Power factor | | cosφ | | 0.5 | | | | Result | Maximum AC input current | Eq 007 | I <sub>ACRMS</sub> | [A] | 0.455 | | | | Result | Peak voltage at V <sub>ACMax</sub> | Eq 008 | V <sub>DCMaxPk</sub> | [V] | 374.77 | | | ## Appendix A: Transformer design and spreadsheet [4] #### Input capacitor | Result | Peak voltage at V <sub>ACMin</sub> | Eq 009 | $V_{DCMinPk}$ | [V] | 127.28 | |--------|--------------------------------------------------------|--------|--------------------|------|--------| | Result | Selected minimum DC input voltage | Eq 010 | $V_{DCMinSet}$ | [V] | 100.28 | | Result | Discharging time at each half-line cycle | Eq 011 | T <sub>D</sub> | [ms] | 6.57 | | Result | Required energy at discharging time of input capacitor | Eq 012 | W <sub>In</sub> | [Ws] | 0.13 | | Result | Calculated input capacitor | Eq 013 | C <sub>INCal</sub> | [μF] | 43.77 | | Input | Select input capacitor (C1) | | Cin | [μF] | 44 | | Result | Calculated minimum DC input voltage | Eq 015 | V <sub>DCMin</sub> | [V] | 100.44 | #### Transformer design | Primary inductance and winding currents | | | | | | | |-----------------------------------------|---------------------------------|--------|---------------------|-----|----------|--| | Input | Reflection voltage | | V <sub>RSET</sub> | [V] | 77 | | | Result | Maximum duty cycle | Eq 016 | D <sub>Max</sub> | | 0.43 | | | Input | Select current ripple factor | | K <sub>RF</sub> | | 0.53 | | | Result | Primary inductance | Eq 017 | L <sub>P</sub> | [H] | 7.01E-04 | | | Result | Primary turn-on average current | Eq 018 | I <sub>AV</sub> | [A] | 0.47 | | | Result | Primary peak-to-peak current | Eq 019 | ΔΙ | [A] | 0.50 | | | Result | Primary peak current | Eq 020 | I <sub>PMax</sub> | [A] | 0.72 | | | Result | Primary valley current | Eq 021 | I <sub>Valley</sub> | [A] | 0.22 | | | Result | Primary RMS current | Eq 022 | I <sub>PRMS</sub> | [A] | 0.323 | | ## Appendix A: Transformer design and spreadsheet [4] | Input | Select core type | | | 1 | |--------|------------------------|------------------|-------|-----------| | Result | Core type | | | EE20/10/6 | | Result | Core material | | | TP4A(TDG) | | Result | Maximum flux density | B <sub>Max</sub> | [T] | 0.3 | | Result | Cross-sectional area | Ae | [mm²] | 32 | | Result | Bobbin width | BW | [mm] | 11 | | Result | Winding cross-section | An | [mm²] | 34 | | Result | Average length of turn | l <sub>N</sub> | [mm] | 41.2 | #### Winding calculation | Result | Calculated minimum number of primary turns | Eq 023 | N <sub>PCal</sub> | Turns | 52.43 | |--------|--------------------------------------------|--------|--------------------|-------|-------| | Input | Select number of primary turns | | N <sub>P</sub> | Turns | 56 | | Result | Calculated number of secondary 1 turns | Eq 024 | N <sub>S1Cal</sub> | Turns | 9.02 | | Input | Select number of secondary 1 turns | | N <sub>S1</sub> | Turns | 9 | | Result | Calculated number of auxiliary turns | Eq 026 | $N_{VccCal}$ | Turns | 9.87 | | Input | Select number of auxiliary turns | | N <sub>Vcc</sub> | Turns | 10 | | Result | Calculated V <sub>CC</sub> voltage | Eq 027 | $V_{VccCal}$ | [V] | 13.18 | #### Post calculation | Result | Primary to secondary 1 turns ratio | Eq 028 | N <sub>PS1</sub> | | 6.22 | |--------|--------------------------------------------|--------|-----------------------|-----|--------| | Result | Post calculated reflected voltage | Eq 030 | V <sub>RPost</sub> | [V] | 77.16 | | Result | Post calculated maximum duty cycle | Eq 031 | D <sub>MaxPost</sub> | | 0.43 | | Result | Duty cycle prime | Eq 032 | D <sub>Max</sub> ' | | 0.56 | | Result | Actual flux density | Eq 033 | B <sub>MaxAct</sub> | [T] | 0.281 | | Result | Maximum DC input voltage for CCM operation | Eq 034 | V <sub>DCmaxCCM</sub> | [V] | 267.23 | #### Transformer winding design | Input | Margin according to safety standard | | М | [mm] | 0 | |--------|-------------------------------------|--------|--------------------|-------|------| | Input | Copper space factor | | f <sub>Cu</sub> | | 0.4 | | Result | Effective bobbin window | Eq 035 | BW <sub>E</sub> | [mm] | 11.0 | | Result | Effective winding cross-section | Eq 036 | A <sub>Ne</sub> | [mm²] | 34.0 | | Input | Primary winding area factor | | AF <sub>NP</sub> | | 0.50 | | Input | Secondary 1 winding area factor | | AF <sub>NS1</sub> | | 0.45 | | Input | Auxiliary winding area factor | | AF <sub>NVcc</sub> | | 0.05 | ### **Primary winding** | Result | Calculated wire copper cross-sectional area | Eq 037 | Apcal | [mm²] | 0.1214 | |--------|---------------------------------------------|--------|---------------------|----------------------|--------| | Result | Calculated maximum wire size | Eq 038 | AWG <sub>PCal</sub> | | 26 | | Input | Select wire size | | AWG <sub>P</sub> | | 28 | | Input | Select number of parallel wire | | nw <sub>P</sub> | | 1 | | Result | Wire copper diameter | Eq 039 | d₽ | [mm] | 0.32 | | Result | Wire copper cross-sectional area | Eq 040 | A <sub>P</sub> | [mm <sup>2</sup> ] | 0.0821 | | Result | Wire current density | Eq 041 | S <sub>P</sub> | [A/mm <sup>2</sup> ] | 3.94 | | Input | Insulation thickness | | INS₽ | [mm] | 0.01 | | Result | Turns per layer | Eq 042 | $NL_P$ | Turns/layer | 32 | | Result | Number of layers | Eq 043 | Ln₽ | Layers | 2 | ### Secondary 1 winding | Result | Calculated wire copper cross-sectional area | Eq 044 | A <sub>NS1Cal</sub> | [mm²] | 0.6800 | |--------|---------------------------------------------|--------|----------------------|-------|--------| | Result | Calculated maximum wire size | Eq 045 | AWG <sub>S1Cal</sub> | | 19 | | Input | Select wire size | | AWG <sub>S1</sub> | | 31 | | Input | Select number of parallel wire | | nw <sub>S1</sub> | | 7 | | Result | Wire copper diameter | Eq 046 | d <sub>S1</sub> | [mm] | 0.2881 | ### Appendix A: Transformer design and spreadsheet [4] | Result | Wire copper cross-sectional area | Eq 047 | A <sub>S1</sub> | [mm²] | 0.4562 | |--------|----------------------------------|--------|--------------------|----------------------|--------| | Result | Peak current | Eq 048 | I <sub>S1Max</sub> | [A] | 4.4677 | | Result | RMS current | Eq 049 | I <sub>S1RMS</sub> | [A] | 2.2952 | | Result | Wire current density | Eq 050 | S <sub>S1</sub> | [A/mm <sup>2</sup> ] | 5.03 | | Input | Insulation thickness | | INS <sub>S1</sub> | [mm] | 0.04 | | Result | Turns per layer | Eq 051 | NL <sub>S1</sub> | Turns/layer | 4 | | Result | Number of layers | Eq 052 | Ln <sub>S1</sub> | Layers | 3 | #### **RCD clamper and CS resistor** #### RCD clamper circuit | Input | Leakage inductance percentage | | L <sub>LK%</sub> | [%] | 1 | |--------|--------------------------------------|--------|-----------------------|------|----------| | Result | Leakage inductance | Eq 062 | L <sub>LK</sub> | [H] | 7.01E-06 | | Result | Clamping voltage | Eq 063 | V <sub>Clamp</sub> | [V] | 248.08 | | Result | Calculated clamping capacitor | Eq 064 | CclampCal | [nF] | 0.04 | | Input | Select clamping capacitor value (C2) | | $C_{clamp}$ | [nF] | 0.22 | | Result | Calculated clamping resistor | Eq 065 | R <sub>clampCal</sub> | [kΩ] | 442.0 | | Input | Select clamping resistor value (R4) | | R <sub>clamp</sub> | [kΩ] | 200 | #### **CS** resistor | Input | CS threshold value from datasheet | | V <sub>CS_N</sub> | [V] | 0.8 | |--------|-----------------------------------|--------|--------------------|-----|------| | Result | Calculated CS resistor (R8A, R8B) | Eq 066 | R <sub>sense</sub> | [Ω] | 1.11 | #### Output rectifier #### Secondary 1 output rectifier | Result | Diode reverse voltage | Eq 067 | $V_{RDiode1}$ | [V] | 72.23 | |--------|---------------------------------------------------------|--------|-------------------------|-------|----------| | Result | Diode RMS current | | I <sub>S 1RMS</sub> | [A] | 2.30 | | Input | Max. voltage undershoot at output capacitor | | $\Delta V_{Out1}$ | [V] | 0.24 | | Input | Number of clock periods | | n <sub>cp1</sub> | | 20 | | Result | Output capacitor ripple current | Eq 068 | I <sub>Ripple1</sub> | [A] | 1.74 | | Result | Calculated minimum output capacitor | Eq 069 | C <sub>Out1Cal</sub> | [μF] | 1000 | | Input | Select output capacitor value (C152) | | C <sub>Out1</sub> | [μF] | 1000 | | Input | ESR (Z <sub>max</sub> ) value from datasheet at 100 kHz | | R <sub>ESR1</sub> | [Ω] | 0.028 | | Input | Number of parallel capacitors | | nc <sub>COut1</sub> | | 1 | | Result | Zero frequency of output capacitor | Eq 070 | f <sub>ZCOut1</sub> | [kHz] | 5.68 | | Result | First-stage ripple voltage | Eq 071 | V <sub>Ripple1</sub> | [V] | 0.125094 | | Input | Select LC filter inductor value (L151) | | L <sub>out1</sub> | [μH] | 2.2 | | Result | Calculated LC filter capacitor | Eq 072 | C <sub>LCCal1</sub> | [μF] | 356.4 | | Input | Select LC filter capacitor value (C153) | | C <sub>LC1</sub> | [μF] | 470 | | Result | LC filter frequency | Eq 073 | f <sub>LC1</sub> | [kHz] | 4.95 | | Result | Second-stage ripple voltage | Eq 074 | V <sub>2ndRipple1</sub> | [mV] | 0.20 | ### $\ensuremath{V_{\text{cc}}}$ diode and capacitor #### $\ensuremath{\text{V}_{\text{CC}}}$ diode and capacitor | Result | Auxiliary diode reverse voltage (D2) | Eq 083 | V <sub>RDiodeVCC</sub> | [V] | 80.10 | |--------|------------------------------------------------|--------|--------------------------|------|---------| | Input | Soft-start time from datasheet | | t <sub>ss</sub> | [ms] | 12 | | Input | l <sub>VCC,Charge3</sub> from datasheet | | Ivcc_charge3 | [mA] | 3 | | Input | V <sub>CC</sub> on-threshold | | V <sub>VCC_ON</sub> | [V] | 16 | | Input | V <sub>CC</sub> off-threshold | | V <sub>VCC_OFF</sub> | [V] | 10 | | Result | Calculated V <sub>CC</sub> capacitor | Eq 084 | Cvcccal | [μF] | 6.00 | | Input | Select V <sub>CC</sub> capacitor (C3) | | Cvcc | [μF] | 22 | | Input | V <sub>CC</sub> short threshold from datasheet | | V <sub>VCC_SCP</sub> | [V] | 1.1 | | Input | I <sub>VCC_Charge1</sub> from datasheet | | I <sub>VCC_Charge1</sub> | [mA] | 0.2 | | Result | Start-up time | Eq 085 | t <sub>StartUp</sub> | [ms] | 230.267 | ### Appendix A: Transformer design and spreadsheet [4] #### **Calculation of losses** | Inni | it d | hoıl | еh | ridge | |------|------|------|----|-------| | | | | | | | Input | Diode bridge forward voltage | | $V_{FBR}$ | [V] | 1 | |--------|------------------------------|--------|------------------|-----|------| | Result | Diode bridge power loss | Eq 086 | P <sub>DIN</sub> | [W] | 0.91 | #### **Transformer copper** | Result | Primary winding copper resistance | Eq 087 | R <sub>PCu</sub> | [mΩ] | 483.34 | |--------|---------------------------------------|--------|-------------------|------|--------| | Result | Secondary 1 winding copper resistance | Eq 088 | R <sub>S1Cu</sub> | [mΩ] | 13.98 | | Result | Primary winding copper loss | Eq 090 | P <sub>PCu</sub> | [mW] | 50.52 | | Result | Secondary 1 winding copper loss | Eq 091 | P <sub>S1Cu</sub> | [mW] | 73.64 | | Result | Total transformer copper loss | Eq 093 | P <sub>Cu</sub> | [W] | 0.1242 | #### **Output rectifier diode** | Result | Secondary 1 diode loss | Eq 094 | P <sub>Diode1</sub> | [W] | 0.92 | l | |--------|------------------------|--------|---------------------|-----|------|---| |--------|------------------------|--------|---------------------|-----|------|---| #### RCD clamper circuit | Result | RCD clamper loss | Eq 096 | P <sub>Clamper</sub> | [W] | 0.30 | |--------|------------------|--------|----------------------|-----|------| | | | | | | | #### **CS** resistor | Result | CS resistor loss | Eq 097 | Pcs | [W] | 0.12 | |--------|------------------|--------|-----|-----|------| |--------|------------------|--------|-----|-----|------| #### MOSFET | Input | R <sub>DSON</sub> from datasheet | | R <sub>DSON</sub> at<br>T <sub>J</sub> =125°C | [Ω] | 2.28 | |--------|------------------------------------------------|--------|-----------------------------------------------|------|--------| | Input | Co(er) from datasheet | | C <sub>o(er)</sub> | [pF] | 10 | | Input | External drain-to-source capacitance | | C <sub>DS</sub> | [pF] | 0 | | Result | Switch-on loss at minimum AC input voltage | Eq 098 | P <sub>SONMinAC</sub> | [W] | 0.0197 | | Result | Conduction loss at minimum AC input voltage | Eq 099 | P <sub>condMinAC</sub> | [W] | 0.2383 | | Result | Total MOSFET loss at minimum AC input voltage | Eq 100 | P <sub>MOSMinAC</sub> | [W] | 0.2580 | | Result | Switch-on loss at maximum AC input voltage | Eq 101 | P <sub>SONMaxAC</sub> | [W] | 0.1276 | | Result | Conduction loss at maximum AC input voltage | Eq 102 | P <sub>condMaxAC</sub> | [W] | 0.0658 | | Result | Total MOSFET loss at maximum AC input voltage | Eq 103 | P <sub>MOSMaxAC</sub> | [W] | 0.1934 | | Result | Total MOSFET loss (from minimum or maximum AC) | | P <sub>MOS</sub> | [W] | 0.2580 | ### Controller | Input | Controller current consumption | | I <sub>VCC_Normal</sub> | [mA] | 0.9 | |--------|--------------------------------|--------|-------------------------|------|--------| | Result | Controller loss | Eq 104 | P <sub>Ctrl</sub> | [W] | 0.0119 | #### **Efficiency after losses** | Result | Total power loss | Eq 105 | P <sub>Losses</sub> | [W] | 2.63 | |--------|----------------------------|--------|---------------------|-----|--------| | Result | Post calculated efficiency | Eq 106 | η <sub>Post</sub> | % | 87.24% | #### **CoolSET™/MOSFET temperature** #### **CoolSET™/MOSFET temperature** | Input | Enter thermal resistance junction-ambient (include copper pour) | | R <sub>thJA_As</sub> | [°K/W] | 160.0 | |--------|-----------------------------------------------------------------|--------|----------------------|--------|-------| | Result | Temperature rise | Eq 107 | ΔΤ | [°K] | 41.3 | | Result | Junction temperature at T <sub>amax</sub> | Eq 108 | Tjmax | °C | 81.3 | ### Appendix A: Transformer design and spreadsheet [4] Output regulation (isolated using TL431 and optocoupler) #### repart egatation (isotatea asing 12 ### Output regulation | Input | TL431 reference voltage | | V <sub>REF_TL</sub> | [V] | 2.5 | |--------|------------------------------------------|--------|---------------------|------|-------| | Input | Current for voltage divider resistor R26 | | I <sub>R26</sub> | [mA] | 0.2 | | Result | Calculated voltage divider resistor | Eq 111 | R26 <sub>Cal</sub> | [kΩ] | 12.5 | | Input | Select voltage divider resistor value | | R26 | [kΩ] | 12 | | Result | Calculated voltage divider resistor | Eq 112 | R25 <sub>Cal</sub> | [kΩ] | 45.60 | | Input | Select voltage divider resistor value | | R25 | [kΩ] | 47.0 | ### Optocoupler and TL431 bias | Input | Current transfer ratio (CTR) | | Gc | [%] | 200% | |--------|--------------------------------------------------------------|--------|---------------------|------|--------| | Input | Optocoupler diode forward voltage | | V <sub>FOpto</sub> | [V] | 1.25 | | Input | Maximum current for optocoupler diode | | I <sub>Fmax</sub> | [mA] | 50 | | Input | Minimum current for TL431 | | I <sub>KAmin</sub> | [mA] | 1 | | Result | Calculated minimum optocoupler bias resistance | Eq 114 | R22 <sub>Cal</sub> | [kΩ] | 0.1650 | | Input | Select optocoupler bias resistor | | R22 | [kΩ] | 0.82 | | Input | FB pull-up reference voltage V <sub>REF</sub> from datasheet | | $V_{REF}$ | [V] | 3.3 | | Input | V <sub>FB_OLP</sub> from datasheet | | V <sub>FB_OLP</sub> | [V] | 2.75 | | Input | R <sub>FB</sub> from datasheet | | R <sub>FB</sub> | [kΩ] | 15 | | Result | Calculated maximum TL431 bias resistance | Eq 115 | R23 <sub>Cal</sub> | [kΩ] | 1.27 | | Input | Selected TL431 bias resistor | | R23 | [kΩ] | 1.2 | #### **Regulation loop** | Result | FB transfer characteristic | Eq 116 | K <sub>FB</sub> | | 36.59 | |--------|-------------------------------------------------|--------|-----------------------|-------|----------| | Result | Gain of FB transfer characteristic | Eq 117 | $G_FB$ | [dB] | 31.27 | | Result | Voltage divider transfer characteristic | Eq 118 | K <sub>VD</sub> | | 0.208333 | | Result | Gain of voltage divider transfer characteristic | Eq 119 | G <sub>VD</sub> | [dB] | -13.62 | | Result | Resistance at maximum load pole | Eq 120 | R <sub>LH</sub> | [Ω] | 8.00 | | Result | Resistance at minimum load pole | Eq 121 | R <sub>LL</sub> | [Ω] | 72.00 | | Result | Poles of power stage at maximum load pole | Eq 122 | fон | [Hz] | 39.79 | | Result | Poles of power stage at minimum load pole | Eq 123 | f <sub>OL</sub> | [Hz] | 4.42 | | Result | Zero frequency of the compensation network | Eq 124 | f <sub>ом</sub> | [Hz] | 13.26 | | Input | Zero dB crossover frequency | | fg | [kHz] | 2 | | Input | PWM-OP gain from datasheet | | Av | | 2.03 | | Result | Transient impedance | Eq 117 | Z <sub>PWM</sub> | [V/A] | 2.8 | | Result | Power stage at crossover frequency | Eq 118 | F <sub>PWR</sub> (fg) | | 0.124 | ## Appendix A: Transformer design and spreadsheet [4] | Result | Gain of power stage at crossover frequency Eq 119 G <sub>PWR</sub> (fg) [db] | | | | | |--------|------------------------------------------------------------------------------|----------------------|--------------------|------|---------| | Result | Gain of the regulation loop at fg Eq 120 Gs( $\omega$ ) [db] | | | | | | Result | Separated components of the regulator | or Eq 121 Gr(ω) [db] | | | | | Result | Calculated resistance value of compensation network | Eq 122 | R24 <sub>Cal</sub> | [kΩ] | 10.15 | | Input | Select resistor value of compensation network | | R24 | [kΩ] | 10 | | Result | Calculated capacitance value of compensation network | Eq 123 | C26 <sub>Cal</sub> | [nF] | 7.958 | | Input | Select capacitor value of compensation network | | C26 | [nF] | 1 | | Result | Calculated capacitance value of compensation network | Eq 124 | C25 <sub>Cal</sub> | [nF] | 1199.00 | | Input | Select capacitor value of compensation network | | C25 | [nF] | 100 | ### Final design #### Electrical | Minimum AC voltage | [V] | 90 | |--------------------------|------|--------| | Maximum AC voltage | [V] | 265 | | Maximum input current | [A] | 0.23 | | Minimum DC voltage | [V] | 100 | | Maximum DC voltage | [V] | 375 | | Maximum output power | [W] | 18.0 | | Output voltage 1 | [V] | 12.0 | | Output ripple voltage 1 | [mV] | 0.2 | | Transformer peak current | [A] | 0.72 | | Maximum duty cycle | | 0.43 | | Reflected voltage | [V] | 77 | | Copper losses | [W] | 0.12 | | MOSFET losses | [W] | 0.26 | | Sum losses | [W] | 2.63 | | Efficiency | [%] | 87.24% | #### Transformer | Core type | | EE20/10/6 | |-----------------------------------------------|-------|-----------| | Core material | | TP4A(TDG) | | Effective core area | [mm²] | 32 | | Maximum flux density | [mT] | 281 | | Inductance | [μH] | 701 | | Margin | [mm] | 0 | | Primary turns | turns | 56 | | Primary copper wire size | AWG | 28 | | Number of primary copper wire in parallel | | 1 | | Primary layers | Layer | 2 | | Secondary 1 turns (N <sub>S1</sub> ) | Turns | 9 | | Secondary 1 copper wire size | AWG | 29 | | Number of secondary 1 copper wire in parallel | | 7 | | Secondary 1 layers | Layer | 3 | | Auxiliary turns | Turns | 10 | | Leakage inductance | [μH] | 7.0 | #### Components | Input capacitor (C1) | [μF] | 44.0 | |------------------------------------------|------|--------| | Secondary 1 output capacitor (C152) | [μF] | 1000.0 | | Secondary 1 output capacitor in parallel | | 1.0 | | Secondary 1 LC filter inductor (L151) | [μH] | 2.2 | | Secondary 1 LC filter capacitor (C153) | [μF] | 470.0 | | V <sub>CC</sub> capacitor (C3) | [μF] | 22.0 | | Sense resistor (R8A, R8B) | [Ω] | 1.11 | | Clamping resistor (R4) | [kΩ] | 200.0 | | Clamping capacitor (C2) | [nF] | 0.22 | Regulation components (isolated using TL431 and optocoupler) ## Appendix A: Transformer design and spreadsheet [4] | Voltage divider | R26 | [kΩ] | 12.0 | |-------------------------------------------|-----|------|-------| | Voltage divider (V <sub>out1</sub> sense) | R25 | [kΩ] | 47.0 | | Optocoupler bias resistor | R22 | [kΩ] | 0.82 | | TL431 bias resistor | R23 | [kΩ] | 1.2 | | Compensation network resistor | R24 | [kΩ] | 10.0 | | Compensation network capacitor | C26 | [nF] | 1.00 | | Compensation network capacitor | C25 | [nF] | 100.0 | **Appendix B: WE transformer specification** #### **Appendix B: WE transformer specification** 12 Figure 37 **Transformer structure** ### References # 13 References - [1] ICE5xSAG datasheet - [2] IPN70R1K2P7S datasheet - [3] Design guide 5th generation fixed-frequency design guide ICE5xSAG and ICE5xRxxxxAG - [4] Calculation tool ICE5xSAG and ICE5xRxxxxAG **Revision history** # **Revision history** | Document version | Date of release | Description of changes | |------------------|-----------------|------------------------| | V 1.0 | 6 August 2018 | First release | | | | | | | | | #### **Trademarks** All referenced product or service names and trademarks are the property of their respective owners. Edition 2018-08-06 **Published by** Infineon Technologies AG 81726 Munich, Germany © 2018 Infineon Technologies AG. All Rights Reserved. Do you have a question about this document? Email: erratum@infineon.com **Document reference** AN\_1808\_PL83\_1809\_052225 ### IMPORTANT NOTICE The information contained in this application note is given as a hint for the implementation of the product only and shall in no event be regarded as a description or warranty of a certain functionality, condition or quality of the product. Before implementation of the product, the recipient of this application note must verify any function and other technical information given herein in the real application. Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind (including without limitation warranties of non-infringement of intellectual property rights of any third party) with respect to any and all information given in this application note. The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. For further information on the product, technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com). #### WARNINGS Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office. Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.